FIQ-PQC02C Post-Quantum ML-DSA Dilithium Accelerator 

Compact and Secure Post-Quantum Signature IP Core for Resource-Constrained Devices

As digital signature algorithms face obsolescence in the quantum era, embedded systems require quantum-resistant alternatives that balance performance, area, and power. FortifyIQ’s Dilithium IP core answers this need with a compact, energy-efficient implementation of the CRYSTALS-Dilithium signature scheme, standardized in FIPS 204. Designed for secure SoC integration, it supports all security levels of the Dilithium algorithm and incorporates comprehensive protections against side-channel and fault injection attacks. The IP core is engineered to meet or exceed rigorous certification standards, including FIPS 140-3 and Common Criteria, enabling future-proof authentication for secure embedded applications.

Features

  • Efficient Performance
  • SCA/FIA Protections
  • Patented High-Performance Modulo Multiplication
  • Flexible Interfaces
  • RAM/ROM Firmware Support
  • Security Certification Readiness

Request Technical Details

External Dependencies

Requires an external cryptographically secure random number generator (CSPRNG)

Applications

  • IoT Devices
  • Automotive Systems
  • Embedded and Industrial Control
  • Authentication Tokens
  • Payment Systems
  • Secure Communications
  • Network Devices

Deliverables

  • SystemVerilog source code or netlist
  • Testbench, input vectors, and expected results
  • Sample timing constraints, synthesis, and simulation scripts
  • Hardware Abstraction Layer (HAL) reference implementation
  • Integration, configuration, and usage manuals
  • Firmware code
  • Software library 
  • Security documentation

Related Products

FIQ-BOX03B

Cryptographic tools set including PQC support 

FIQ-PQC01C

PQC KEM Kyber compact accelerator

FIQ-PQC03B

Versatile PQC balanced accelerator

FIQ-PQC04B

Accelerator for Classical and Post-Quantum asymmetric cryptography

Fortify’s AES security evaluation by SGS

“Summary. The leakage analysis (Welch t-test) on over 30 million traces did not show statistically significant first- and second-order differences between trace sets with fixed and random inputs. The template-based DPA analysis, on the pseudo-random trace set for the profiling phase (15 million traces) and on a sub-set of 300k fix input traces for matching phase targeting the first-round S-box output, and template attack on ciphertext, did not indicate any potential information leakage.”

” The results for the soft IP presented in the report were obtained on the TOE which is the basic hardware implementation of the soft IP without additional levels of security (e.g. that are present in a secure silicon layout). Therefore the internal strength of the soft IP itself was evaluated. This indicates that the investigated features and parameters of the soft IP implementation should be robust against SCA and fault injection attacks in different implementations including ASIC. Nevertheless, according to the Common Criteria rules, the strength of the final composite product must be evaluated on its own.”

Request Technical Details